blob: e7bc2a110e2267c5aba73a3fddf101e4e4d035cf (
plain) (
blame)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
|
module top(input clk, output D1, output D2, output D3, output D4, output D5);
reg ready = 0;
reg [23:0] divider;
reg [3:0] rot;
always @(posedge clk) begin
if (ready)
begin
if (divider == 12000000)
begin
divider <= 0;
rot <= {rot[2:0], rot[3]};
end
else
divider <= divider + 1;
end
else
begin
ready <= 1;
rot <= 4'b1110;
divider <= 0;
end
end
assign D1 = rot[0];
assign D2 = rot[1];
assign D3 = rot[2];
assign D4 = rot[3];
assign D5 = 1;
endmodule // top
|